- 
	
    
Course Overview 0
No items in this section - 
	
    
Module 1 (Computer Fundamentals ) 6
- 
				
                DLDA Introduction 05 minLecture2.1
 - 
				
                Binary and Decimal system 21 minLecture2.2
 - 
				
                Octal Number System 18 minLecture2.3
 - 
				
                Hexadecimal Number System 10 minLecture2.4
 - 
				
                COA Introduction 09 minLecture2.5
 - 
				
                [Notes] Computer FundamentalsLecture2.6
 
 - 
				
                
 - 
	
    
Module 2 (Data Representation and Arithmetic Algorithms) 17
- 
				
                Floating Point Number Representation in IEEE 754 17 minLecture3.1
 - 
				
                Booth’s Algorithm with Solved Example Part #1 15 minLecture3.2
 - 
				
                Booth’s Algorithm with Solved Example Part #2 10 minLecture3.3
 - 
				
                Booth’s Algorithm with Solved Example Part #3 08 minLecture3.4
 - 
				
                Numerical Data Representation 07 minLecture3.5
 - 
				
                Restoring Division Part #1 18 minLecture3.6
 - 
				
                Restoring Division Part #2 10 minLecture3.7
 - 
				
                Non Restoring Division Part #1 12 minLecture3.8
 - 
				
                Non Restoring Division Part #2 10 minLecture3.9
 - 
				
                RISC Microprocessor 12 minLecture3.10
 - 
				
                BCD Arithmetic 11 minLecture3.11
 - 
				
                How to find 1’s and 2’s Complement 12 minLecture3.12
 - 
				
                Subtraction using 1’s & 2’s Complement 10 minLecture3.13
 - 
				
                Codes 10 minLecture3.14
 - 
				
                Codes Non-Weighted 06 minLecture3.15
 - 
				
                BCD XS-3 and Gray Code 13 minLecture3.16
 - 
				
                [Notes] Data Representation and Arithmetic Algorithm With SumsLecture3.17
 
 - 
				
                
 - 
	
    
Module 3 (Processor Organization and Architecture) 8
- 
				
                Full Adder 14 minLecture4.1
 - 
				
                Half Adder 11 minLecture4.2
 - 
				
                Full Subtractor 08 minLecture4.3
 - 
				
                Half Subtractor 07 minLecture4.4
 - 
				
                Full Subtractor Using Half Subtractor 07 minLecture4.5
 - 
				
                Full Adder Using Half Adder 08 minLecture4.6
 - 
				
                Conversion of T to D Flip Flop 05 minLecture4.7
 - 
				
                [Notes] Processor Organization and ArchitectureLecture4.8
 
 - 
				
                
 - 
	
    
Module 4 (Control Unit Design) 5
- 
				
                Hardwired Control Unit 08 minLecture5.1
 - 
				
                Microprogrammed Control Unit 08 minLecture5.2
 - 
				
                Hardwired CU vs Micro-programmed CU 10 minLecture5.3
 - 
				
                Wilkes Control 10 minLecture5.4
 - 
				
                [Notes] Control unit designLecture5.5
 
 - 
				
                
 - 
	
    
Module 5 (Memory Organization) 13
- 
				
                Memory and its characteristics 09 minLecture6.1
 - 
				
                DRAM ( Dynamic RAM ) 07 minLecture6.2
 - 
				
                SRAM (Static RAM) 08 minLecture6.3
 - 
				
                Cache Memory Full Concept with working 07 minLecture6.4
 - 
				
                Memory Hierarchy and Locality of Reference 13 minLecture6.5
 - 
				
                Memory Interleaving 10 minLecture6.6
 - 
				
                Virtual Memory and Paging concept 10 minLecture6.7
 - 
				
                Memory Segmentation 10 minLecture6.8
 - 
				
                Demand Paging 11 minLecture6.9
 - 
				
                Cache Coherence Single and Multiprocessor 11 minLecture6.10
 - 
				
                Cache Coherence Strategies 09 minLecture6.11
 - 
				
                MESI Write invalidate snoopy protocol 11 minLecture6.12
 - 
				
                [Notes] Memory organizationLecture6.13
 
 - 
				
                
 - 
	
    
Module 6 (Principles of Advanced Processor and Buses) 15
- 
				
                Basic Concept of Pipeline 10 minLecture7.1
 - 
				
                Parallel Processing and Applications 13 minLecture7.2
 - 
				
                Flynn’s Classification 10 minLecture7.3
 - 
				
                Amdahl’s law 07 minLecture7.4
 - 
				
                Instruction Level Parallelism (ILP) 08 minLecture7.5
 - 
				
                Superscalar Architecture 10 minLecture7.6
 - 
				
                VLIW 10 minLecture7.7
 - 
				
                Superscalar vs VLIW 05 minLecture7.8
 - 
				
                Out of Order Execution 09 minLecture7.9
 - 
				
                BUS and BUS Arbitration 11 minLecture7.10
 - 
				
                BUS Arbitration Daisy Chaining 08 minLecture7.11
 - 
				
                BUS Arbitration-Polling Method 07 minLecture7.12
 - 
				
                Instruction Cycles and Interrupt Mechanism 07 minLecture7.13
 - 
				
                BUS Arbitration-Independent Request 04 minLecture7.14
 - 
				
                [Notes] Principles of advanced processor and busesLecture7.15
 
 - 
				
                
 - 
	
    
PDF Notes 1
- 
				
                (BCNF) Boyce Cod Normal Form with example 10 minLecture8.1
 
 - 
				
                
 - 
	
    
Viva Questions 6
- 
				
                Computer FundamentalsLecture9.1
 - 
				
                Data Representation and Arithmetic AlgorithmsLecture9.2
 - 
				
                Processor Organization and ArchitectureLecture9.3
 - 
				
                Control Unit DesignLecture9.4
 - 
				
                Memory OrganizationLecture9.5
 - 
				
                Principles of Advanced Processor and BusesLecture9.6
 
 - 
				
                
 
    This content is protected, please login and enroll course to view this content!
            Next
            
				Wilkes Control            
        
	
